Skip to content

Latest commit

 

History

History
31 lines (24 loc) · 2.27 KB

File metadata and controls

31 lines (24 loc) · 2.27 KB

Selected circuits

  • Circuit: 12-bit unsigned multiplier
  • Selection criteria: pareto optimal sub-set wrt. pwr and mse parameters

Parameters of selected circuits

Circuit name MAE% WCE% EP% MRE% MSE Download
mul12u_342 0.00 0.00 0.00 0.00 0 [Verilog] [VerilogPDK45] [C]
mul12u_2EC 0.0000075 0.00003 50.00 0.00062 3.8 [Verilog] [VerilogPDK45] [C]
mul12u_2EE 0.000073 0.00029 81.25 0.005 248 [Verilog] [VerilogPDK45] [C]
mul12u_2EG 0.00048 0.0019 93.75 0.026 9158 [Verilog] [VerilogPDK45] [C]
mul12u_2EJ 0.0027 0.011 98.05 0.12 263342 [Verilog] [VerilogPDK45] [C]
mul12u_2CP 0.014 0.055 99.41 0.46 66132.622e2 [Verilog] [VerilogPDK45] [C]
mul12u_2QN 0.092 0.37 99.84 1.89 30204.968e4 [Verilog] [VerilogPDK45] [C]
mul12u_2J4 0.52 2.10 99.94 7.84 96443.585e5 [Verilog] [VerilogPDK45] [C]
mul12u_33E 3.02 12.06 99.95 26.71 36219.961e7 [Verilog] [VerilogPDK45] [C]
mul12u_35V 18.74 74.95 99.95 87.98 15865.376e9 [Verilog] [C]

Parameters

Parameters figure

References

  • V. Mrazek, Z. Vasicek, L. Sekanina, H. Jiang and J. Han, "Scalable Construction of Approximate Multipliers With Formally Guaranteed Worst Case Error" in IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 26, no. 11, pp. 2572-2576, Nov. 2018. doi: 10.1109/TVLSI.2018.2856362