-
Notifications
You must be signed in to change notification settings - Fork 1
/
Copy pathSTD_vector_to_integer.vhd
51 lines (45 loc) · 1.29 KB
/
STD_vector_to_integer.vhd
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
----------------------------------------------------------------------------------
-- Company:
-- Engineer:
--
-- Create Date: 11:08:23 12/04/2015
-- Design Name:
-- Module Name: STD_vector_to_integer - Behavioral
-- Project Name:
-- Target Devices:
-- Tool versions:
-- Description:
--
-- Dependencies:
--
-- Revision:
-- Revision 0.01 - File Created
-- Additional Comments:
--
----------------------------------------------------------------------------------
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use ieee.numeric_std.all;
-- Uncomment the following library declaration if using
-- arithmetic functions with Signed or Unsigned values
--use IEEE.NUMERIC_STD.ALL;
-- Uncomment the following library declaration if instantiating
-- any Xilinx primitives in this code.
--library UNISIM;
--use UNISIM.VComponents.all;
entity STD_vector_to_integer is
Port (
fabric_clk : in std_logic;
Stack_count : in std_logic_vector(5 downto 0);
Stack_count_integer : out integer
);
end STD_vector_to_integer;
architecture Behavioral of STD_vector_to_integer is
begin
process(fabric_clk)
begin
if rising_edge(fabric_clk) then
stack_count_integer <= to_integer(signed(stack_count));
end if;
end process;
end Behavioral;