Skip to content

Commit 975264f

Browse files
authored
Merge pull request #190 from pulp-platform/fix-synopsys-tera
Fix include paths in synopsys script
2 parents 46ade8e + abe9d68 commit 975264f

File tree

1 file changed

+2
-2
lines changed

1 file changed

+2
-2
lines changed

src/script_fmt/synopsys_tcl.tera

+2-2
Original file line numberDiff line numberDiff line change
@@ -5,7 +5,7 @@ set search_path_initial $search_path
55
#}{% for group in srcs %}
66
set search_path $search_path_initial
77
{% for incdir in group.incdirs %}{# Add group's include directories
8-
#}lappend search_path "$ROOT{{ incdir | replace(from=root, to='') }}"
8+
#}lappend search_path "{{ incdir | replace(from=root, to='$ROOT') }}"
99
{% endfor %}
1010
{% if abort_on_error %}if {0 == [{% endif %}{# Catch errors immediately
1111
#}analyze -format {% if group.file_type == 'verilog' %}sv{% elif group.file_type == 'vhdl' %}vhdl{% endif %} \{# Analyze command for SystemVerilog or VHDL #}
@@ -24,7 +24,7 @@ set search_path $search_path_initial
2424
#}{% for file in all_verilog %}{# Loop over verilog files
2525
#}{% if loop.first %}set search_path $search_path_initial
2626
{% for incdir in all_incdirs %}{# Add all include directories
27-
#}lappend search_path "$ROOT{{ incdir | replace(from=root, to='') }}"
27+
#}lappend search_path "{{ incdir | replace(from=root, to='$ROOT') }}"
2828
{% endfor %}
2929
{% if abort_on_error %}if {0 == [{% endif %}{# Catch errors immediately
3030
#}analyze -format sv \{# Analyze command for SystemVerilog #}

0 commit comments

Comments
 (0)